/Current in plane tunneling benchamarking of superconducting Josephson junctions

Current in plane tunneling benchamarking of superconducting Josephson junctions

Bachelor internship - Leuven | Just now

This project explores how CIPT‑measured barrier properties in NbTiN/α‑Si/NbTiN Josephson junctions relate to the electrical behavior of finished devices, helping pinpoint which fabrication steps drive variability and ultimately supporting the development of faster, more scalable superconducting processors.

Superconducting processors leveraging Josephson junctions (JJs) represent a powerful alternative to traditional CMOS‑based computing, offering the potential for exceptionally high speed and dramatically reduced energy consumption. Despite this promise, conventional niobium (Nb)‑based JJs encounter significant scaling challenges, such as limited critical current densities (Jc < 1mA/µm²), device dimensions that typically cannot shrink below ~250nm, inherently low kinetic inductance, and a modest thermal budget of around 200°C. These limitations restrict their integration into CMOS‑compatible fabrication flows and impede the realization of dense, low‑loss superconducting circuits.

Recent advances provide a path forward. By using NbTiN/α‑Si/NbTiN junction stacks fabricated through a semi‑damascene process on 300mm wafers, it is now possible to achieve critical current densities of approximately 2–3mA/µm² and junction dimensions as small as 210nm. These improvements significantly enhance scalability and enable the creation of more compact, efficient superconducting circuit architectures.

 

The aim of this work is to establish a clear relationship between CIPT‑extracted barrier properties on blanket JJ structures and the electrical behavior of fully fabricated junctions. By tracking how the resistance–area (RA) product evolves from blanket measurements to device‑level results, the project will uncover which fabrication steps most strongly influence junction performance. This comparison will help identify process‑sensitive stages that introduce variability—or, alternatively, demonstrate that the junctions remain robust and consistent throughout the entire fabrication flow.



Type of internship: Bachelor internship

Duration: 3 months

Required educational background: Physics, Computer Science

Supervising scientist(s): For further information or for application, please contact Daniel Perez Lozano (Daniel.PerezLozano@imec.be)

The reference code for this position is 2026-INT-077. Mention this reference code in your application.

Only for self-supporting students.


Applications should include the following information:

  • resume
  • motivation
  • current study

Incomplete applications will not be considered.
Who we are
Accept analytics-cookies to view this content.
imec's cleanroom
Accept analytics-cookies to view this content.

Related jobs

Process step engineer Materials and Interface Laboratory (M&I Lab)

We are seeking a process engineer to provide support for thin film deposition processing & analysis and to enable imec and partner research projects in a unique research environment. The position involves developing intimate knowledge of a laboratory cluster deposition tool to m

R&D Process Integration Engineer (Pathfinding Integration)

Coordinating compute or memory or 3D integration projects in the Pathfinding integration Department.

RF GaN/III-V Process Integration Engineer

Imec’s Advanced RF program aims at providing the required RF front-end module technologies operating up to mm-wave frequencies.

Exploratory Logic Program Manager

Are you motivated by shaping the future of nanoelectronics and enabling breakthrough logic technologies? Do you thrive in environments where earlystage, highuncertainty ideas are transformed into structured, impactful R&D projects?

Automated model fitting for scalable characterization of spin qubit devices

Integrating automated fitting algorithms to rapidly extract physical parameters and benchmark spin qubit device performance.

Morphological investigation of Josephson junctions for superconducting technologies

This project investigates the nanoscale morphology of α‑Si Josephson‑junction barriers to elucidate how deposition‑induced structural variations govern electrical variability, thereby advancing the material and process understanding essential for scaling next‑generation high‑perf
Job opportunities

Send this job to your email